ELE 404 Design Project
Abhay Kharay

# **Table of Contents**

| Introduction:                  | 3  |
|--------------------------------|----|
| Objective:                     | 3  |
| Design Proposal Justification: | 4  |
| Calculations and Analysis:     | 5  |
| Circuit Under Test:            | 11 |
| Experimental Results:          | 12 |
| Conclusion and Remarks:        | 15 |

#### **Introduction:**

The purpose of this project is to design a circuit using BJTs or MOSFETs while maintaining the requirements given to us in the manual. This project focuses on testing inverting/non-inverting transistor amplification as well as single-stage and multistage amplifiers.

#### **Objectives:**

The objectives can be laid out in the manual

- Power Supply: +15 V relative to ground
- Total quiescent current drawn from the power supply: No larger than 8mA
- No-load voltage gain (at 1 kHz):  $|Avo| = 50 (\pm 10\%)$
- Maximum no-load output voltage swing (at 1 kHz): no smaller than 8 V peak to peak
- Loaded voltage gain (at 1 kHz and with RL = 1 k $\Omega$ ): no smaller than 90% of the no-load voltage gain
- Maximum loaded output voltage swing (at 1 kHz and RL = 1 k $\Omega$ ): no smaller than 4 V peak to peak
- Input resistance (at 1 kHz): no smaller than 50 k $\Omega$
- Amplifier type: inverting or non-inverting
- Frequency response: 20 Hz to 50 kHz (-3dB response)
- Type of transistors: BJT
- Number of stages (transistors): no more than 3
- Resistances permitted: values smaller than 220 k $\Omega$  from the E24 series
- Capacitors permitted: 0. 1 μF, 1. 0 μF, 2. 2 μF, 4. 7 μF, 10 μF, 47 μF, 100 μF, 220 μF
- Other components (BJTs, diodes, Zener diodes, etc.): only from your ELE404 lab kit.

## Additional Requirements

- The output voltage must be free from distortions (clipping etc.) under all test conditions
- The source resistance rs, must be 600  $\Omega$  under all test conditions

## **Design Proposal Justification:**

For my circuit design, I have implemented the strategy of using a Common Emitter (CE) followed by a Common Collector (CC) to achieve the requirements of the design. The reasoning behind this is due to the properties and characteristics of each. The CE design has a high voltage gain and is ideal for amplification. The CE design has a low input impedance, which might have loading effects on the preceding circuit. Though, It provides voltage gain, which is required for driving the low impedance base of the common collector stage. The CC configuration has a high input impedance, which reduces loading effects on the preceding circuit. It also provides low output impedance, making it suitable for driving capacitive or high-impedance loads.

Furthermore, it provides unity voltage gain, preserving the amplifier's overall gain. In addition, starting with the CE configuration followed by the CC configuration can result in a circuit with high input impedance and high voltage gain, making it appropriate for a wide range of applications. This arrangement provides better stability because of the decoupling of the input and output stages, which reduces the risk of unwanted feedback. Furthermore, utilizing both configurations allows the circuit's behaviour to be analyzed and improved depending on the required specifications.

### Calculations and analysis:



Check for I

$$I = \frac{15}{132.07 \pm 570.58} = \frac{0.021 \text{ m/h}}{0.021 \text{ m/h}} >> 2.01 \text{ m/h}$$

Suppose  $Ro = 0.5 \text{ kJ}$ 

$$I(z) = \frac{15 - 8.7}{0.5} \qquad I_{E_2} = \frac{12.6}{0.19}$$

$$= \frac{12.6 \text{ m/h}}{0.19} \qquad = \frac{12.73 \text{ m/h}}{12.73} = \frac{12.6}{0.19}$$

$$RE_1 = \left(\frac{504 \cdot 10.5}{50} - 1\right) \left(\frac{1}{504}\right) \qquad Ri = \frac{100}{504} + \left(\frac{10}{10}\right) \left(\frac{8.02 \times 10^{3}}{10^{3}}\right)$$

The value of  $Ri$  can not be greater than  $1.007 \text{ kg}$ , as the total resistance is lower than the Smallest resistance. I can not achieve the agrical results, so I have to add a Common-Collector (cc).





The resistor values for the circuit were solved using formulas learned in lectures and labs. The chosen(assumption) resistors were selected in accordance with the ELE 404 Lab Kit. Resistor values have been adjusted to resistor values found in the E24 manual. The capacitor values used in the circuit were chosen in accordance with similarities in circuits from labs done prior to this design project, 10uF and 100uF.

## Circuit under test:



Figure 1: Proposed Circuit Design on Multisim

## **Experimental Results:**



Figure 2: Vi Graph



Figure 3: Loaded Vo Graph



Figure 4: No-Load Vo Graph

The output voltage peak value and the voltage input peak value must be determined to compute the no-load voltage gain. This can be done by dividing the output voltage by the input voltage. The same steps need to be taken to calculate the loaded voltage gain.

```
No-Load Voltage Gain:

Avol = Vo, peak / Vi, peak = 54.55 %

Loaded Voltage Gain:

Avl = Vo, peak / Vi, peak = 48.78 %

Load Comparison:

Avl / Avol = 0.90
```

There could be a 90% error meaning the numbers can be between 45 and 55, and because the values are in between them the values are valid.



Figure 5: Quiescent Current Graph

For all the design specifications to be met, the quiescent current drawn from the power supply must not be greater than 8mA. However, when a transient ammeter is added to the circuit, amperes can be measured. As shown in the graph above  $A = 202.944\mu A$  or 0.203mA which is less than 8mA and therefore meets the requirements.



Figure 6: AC Sweep Graph

The requirement states to have a frequency response between 20k and 50k. In order to show this, AC Sweep must be utilized. This allows the examination of output voltage and current through the circuit responding to different frequencies. Therefore, the frequency is in range.

#### **Conclusion and Remarks:**

Overall, the circuit design was completed, however, there are discrepancies which include multisim values and calculated values. The reasoning behind this may be due to a change in values with regard to resistors used. The resistor values used in the design were rounded to suit the available resistances from the E24 series. Perhaps the values were changed in multisim causing differences in current and voltage in the circuit. Another reason for the undesired discrepancies may be due to human error, which includes rounding while doing calculations. Other than these two discrepancies, the circuit was built correctly and all requirements have met to satisfaction. However, the only problem is R1 resistor is greater than the limit of 220 ohms. It is laborious to find a substitute because Rin needs to be greater or equal to 50 ohms as stated in the requirements. Choosing Rc as 47 ohms is also a more logical reason due to the fact that it is a resistor value given in the E24 series. The goal was to make the most practical circuit with the components that were given. The skills and knowledge gained during this project will be necessary for future projects, serving as a firm basis for further investigation and innovation in electrical circuit design.